## POWER MANAGEMENT

## Description

The SC1205 is a cost effective Dual MOSFET Driver designed for switching High and Low side Power MOSFETs. Each driver is capable of driving a 3000 pF load in 20 ns max rise/fall time and has a 20ns max propagation delay from input transition to the gate of the power FET's. An internal Overlap Protection circuit prevents shootthrough from Vin to GND in the main and synchronous MOSFET's. The Adaptive Overlap Protection circuit ensures the Bottom FET does not turn on until the Top FET source has reached a voltage low enough to prevent cross-conduction.

The high current drive capability (3A peak) allows fast switching, thus reducing switching losses at high (up to 1 MHz ) frequencies without overheating the driver. The high voltage CMOS process allows operation from 5-25 Volts at top MOSFET drain, thus making SC1205 suitable for battery powered applications. Connecting Enable pin (EN) to logic low shuts down both drives and reduces operating current to less than 10uA.

An Under-Voltage-Lock-Out circuit is included to guarantee that both driver outputs are low when the 5 V logic level is less than or equal to 4.4 V (typ) at supply ramp up (4.35V at supply ramp down). An Internal temperature sensor shuts down all drives in the event of overtemperature. SC1205 is fabricated utilizing Bi-CMOS technology for low quiescent current. The SC1205 is offered in a standard S0-8 package.

## Features

- Fast rise and fall times (15ns typical with 3000pf load)
- 3 Amp peak drive current
- 14ns max Propagation delay (BG going low)
- Adaptive Non-overlapping Gate Drives provide shoot-through protection
- Floating top drive switches up to 25 V
- Under-Voltage lock-out
- Overtemperature protection
- Less than $10 \mu \mathrm{~A}$ supply current when EN is low
- Low cost


## Applications

- High Density sunchronous power supplies
- Motor Drives/Class-D amps/Half bridge drivers
- High frequency (to 1.2 MHz ) operation allows use of small inductors and low cost caps in place of electrolytics
- High efficiency portable computers
- Battery powered applications


## Typical Application Circuit



## POWER MANAGEMENT

## Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Conditions | Maximum | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}}$ Supply Voltage | $V_{\text {maxsw }}$ |  | 7 | V |
| BST to PGND | $\mathrm{VMAX}_{\text {BST-PGND }}$ |  | 30 | V |
| BST to DRN | $\mathrm{VMAX}_{\text {BST-DRN }}$ |  | 7 | V |
| DRN to PGND | VMAX ${ }_{\text {DRN.PGN }}$ |  | -2 to 25 | V |
| DRN to PGND Pulse | $\mathrm{VMAX}_{\text {PULSE }}$ | $\mathrm{t}_{\text {PULSE }}<100 \mathrm{~ns}$ | -5 to 25 | V |
| OVP_S to PGND | VMAX ${ }_{\text {ovp S -PGND }}$ |  | 10 | V |
| Input Pin | CO |  | -0.3 to 7.3 | V |
| Continuous Power Dissipation | Pd | $\begin{aligned} & \text { Tamb }=25^{\circ} \mathrm{C}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \\ & \text { Tcase }=25^{\circ} \mathrm{C}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 0.66 \\ & 2.56 \end{aligned}$ | W |
| Thermal Resistance Junction to Case | $\theta_{\text {Jc }}$ |  | 40 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction to Ambient | $\theta_{\text {JA }}$ |  | 150 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Temperature Range | T |  | 0 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering) 10 Sec . | $\mathrm{T}_{\text {LEAD }}$ |  | 300 | ${ }^{\circ} \mathrm{C}$ |

NOTE:
(1) Specification refers to application circuit in Figure 1.

## Electrical Characteristics

Unless specified: $-0<\theta_{J}<125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; 4 \mathrm{~V}<\mathrm{V}_{\mathrm{BST}}<26 \mathrm{~V}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  |  |  |  |  |  |
| Supply Voltage | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ | 4.15 | 5 | 6.0 | V |
| Quiescent Current, Operating | lq_op | $V_{C C}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{o}}=0 \mathrm{~V}$ |  | 1 |  | mA |
| Quiescent Current | lq_stby | $\mathrm{EN}=\mathrm{OV}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Under Voltage Lockout |  |  |  |  |  |  |
| Start Threshold | $\mathrm{V}_{\text {START }}$ |  | 4.2 | 4.4 | 4.6 | V |
| Hysteresis | Vhys $_{\text {uvLo }}$ |  |  | 0.05 |  | V |
| Logic Active Threshold | $V_{\text {ACT }}$ |  |  |  | 1.5 | V |
| EN |  |  |  |  |  |  |
| High Level Input Voltage | $\mathrm{V}_{\mathrm{H}}$ |  | 2.0 |  |  | V |
| Low Level Input Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |

POWER MANAGEMENT
Electrical Characteristics (Cont.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CO | $\mathrm{V}_{\text {IH }}$ |  | 2.0 |  |  | V |
| High Level Input Voltage | $\mathrm{V}_{\text {LL }}$ |  |  |  | 0.8 | V |
| Low Level Input Voltage |  |  |  |  |  |  |
| Thermal Shutdown |  |  |  |  |  |  |
| Over Temperature Trip Point | $\mathrm{T}_{\text {OTP }}$ |  |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| Hysteresis | $\mathrm{T}_{\text {HYST }}$ |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

High Side Driver

| Peak Output Current | $\mathrm{I}_{\text {PKH }}$ |  | 3 | A |
| :---: | :---: | :---: | :---: | :---: |
| Output Resistance | $\mathrm{Rsrc}_{\text {TG }}$ <br> Rsink $_{\text {TG }}$ | $\begin{gathered} \text { duty cycle }<2 \%, \text { tpw }<100 \mu \mathrm{~s}, \\ \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\text {DRN }}=4.5 \mathrm{~V}, \\ V_{\text {TG }}=4.0 \mathrm{~V}(\text { src })+\mathrm{V}_{\text {DRN }} \\ \text { or } \mathrm{V}_{\text {TG }}=0.05 \mathrm{~V}(\text { sink })+V_{\text {DRN }} \end{gathered}$ | 1 .7 | $\Omega$ |

## Low-Side Driver

| Peak Output Current | $\mathrm{I}_{\text {PKL }}$ |  | 3 | A |
| :---: | :---: | :---: | :---: | :---: |
| Output Resistance | $\begin{aligned} & \text { Rsrc }_{B G} \\ & \text { Rsink }_{B G} \end{aligned}$ | $\begin{gathered} \text { duty cycle }<2 \%, \text { tpw }<100 \mu \mathrm{~s}, \\ \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, \\ \mathrm{~V}_{\mathrm{V} \text { s }}=4.6 \mathrm{~V}, \mathrm{~V}_{\text {BG }}=4 \mathrm{~V}(\mathrm{src}), \\ \text { or } \mathrm{V}_{\text {LowDR }}=0.5 \mathrm{~V}(\text { sink }) \end{gathered}$ | $\begin{aligned} & 1.2 \\ & 1.0 \end{aligned}$ | $\Omega$ |

## AC Operating Specifications

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Side Driver |  |  |  |  |  |  |
| Rise Time | $\mathrm{tr}_{T G 1}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\text {DRN }}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 14 | 23 | ns |
| Fall Time | $\mathrm{tf}_{\text {TG }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\mathrm{DRN}}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 12 | 19 | ns |
| Propagation Delay Time, TG Going High | $\mathrm{tpdh}_{\text {TG }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\mathrm{DRN}}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 20 | 32 | ns |
| Propagation Delay Time, TG Going Low | tpdl $_{\text {TG }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\text {BST }}-\mathrm{V}_{\mathrm{DRN}}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 15 | 24 | ns |
| Low-Side Driver |  |  |  |  |  |  |
| Rise Time | $\mathrm{tr}_{\text {BG }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{V}} \mathrm{~s}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 15 | 24 | ns |

Note:
(1) This device is ESD sensitive. Use of standard ESD handling precautions is required.

## POWER MANAGEMENT

AC Operating Specifications (Cont.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Low-Side Driver |  |  |  |  |  |  |
| Fall Time | $\mathrm{tr}_{\text {BG }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{v}} \mathrm{~s}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 13 | 21 | ns |
| Propagation Delay Time BG Going High | tpdh $_{\text {BGH }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{v}} \mathrm{~s}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 12 | 19 | ns |
| Propagation Delay Time BG Going Low | $\operatorname{tpdl}_{\text {BGHII }}$ | $\begin{gathered} \mathrm{CI}=3 \mathrm{nF}, \mathrm{~V}_{\mathrm{v}}{ }^{\mathrm{s}}=4.6 \mathrm{~V}, \\ \mathrm{~T}_{\mathrm{J}}+125^{\circ} \mathrm{C} \end{gathered}$ |  | 7 | 12 | ns |
| Under-Voltage Lockout |  |  |  |  |  |  |
| V_5 ramping up | $\operatorname{tpdh}_{\text {uvio }}$ | EN is High |  |  | 10 | $\mu \mathrm{s}$ |
| V_5 ramping down | tpdL ${ }_{\text {uvLo }}$ | EN is High |  |  | 10 | $\mu \mathrm{s}$ |

## Timing Diagrams



POWER MANAGEMENT
Pin Configuration

Top View

(S0-8)

## Ordering Information

| Device $^{(1)}$ | Package | Temp Range $\left(\mathrm{T}_{\mathrm{J}}\right)$ |
| :---: | :---: | :---: |
| SC1205CS.TR | SO-8 | $0^{\circ}$ to $125^{\circ} \mathrm{C}$ |
| SC1205CSTRT ${ }^{(2)}$ |  |  |

## Notes:

(1) Only available in tape and reel packaging. A reel contains 2500 devices.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

## Pin Descriptions

| Pin \# | Pin Name | Pin Function |
| :---: | :--- | :--- |
| 1 | DRN | This pin connects to the junction of the switching and synchronous MOSFET's. This pin <br> can be subjected to a -2 V minimum relative to PGND without affecting operation. |
| 2 | TG | Output gate drive for the switching (high-side) MOSFET. |
| 3 | BST | Bootstrap pin. A capacitor is connected between BST and DRN pins to develop the <br> floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically <br> between 0.1 $\mu \mathrm{F}$ and $1 \mu \mathrm{~F}$ (ceramic). |
| 4 | CO | TTL-level input signal to the MOSFET drivers. |
| 5 | EN | When high, this pin enables the internal circuitry of the device. When low, TG and BG <br> are forced low and the supply current (5V) is less than 10 |
| 6 | VS | +5V supply. A .22-1 $\mu$ F ceramic capacitor should be connected from 5V to PGND very <br> close to this pin. |
| 7 | BG | Output drive for the synchronous (bottom) MOSFET. |
| 8 | PGND | Ground. |

## NOTE:

(1) All logic level inputs and outputs are open collector TTL compatible.

POWER MANAGEMENT
Block Diagram


## Applications Information

SC1205 is a high speed, smart dual MOSFET driver. It is designed to drive Low Rds_On power MOSFET's with ultra-low rise/fall times and propagation delays. As the switching frequencies of PWM controllers is increased to reduce power supply volume and cost, fast rise and fall times are necessary to minimize switching losses (TOP MOSFET) and reduce Dead-time (BOTTOM MOSFET). While Low Rds_On MOSFET's present a power saving in $I^{2}$ R losses, the MOSFET's die area is larger and thus the effective input gate capacitance of the MOSFET is increased. Often a 50\% decrease in Rds_On more than doubles the effective input gate charge, which must be supplied by the driver. The Rds_On power savings can be offset by the switching and dead-time losses with a sub_optimum driver. While discrete solutions can achieve reasonable drive capability, implementing shoot-through and other housekeeping functions necessary for safe operation can become cumbersome and costly. The SC120X family of parts presents a total solution for the high-speed high power density applications. Wide input supply range of $4.5 \mathrm{~V}-25 \mathrm{~V}$ allows use in battery powered applications, new high voltage, distributed power servers as well as Class-D amplifiers.

## THEORY OF OPERATION

The control input (CO) to the SC1205 is typically supplied by a PWM controller that regulates the power supply output. (See Application Evaluation Schematic, Figure 4). The timing diagram demonstrates the sequence of events
by which the top and bottom drive signals are applied. The shoot-through protection is implemented by holding the bottom FET off until the voltage at the phase node (intersection of top FET source, the output inductor and the bottom FET drain) has dropped below 1V. This assures that the top FET has turned off and that a direct current path does not exist between the input supply and ground. The top FET Gate Drive is turned on after the bottom gate drive has gone low and an internal delay time of 20 ns has expired.

## LAYOUT GUIDELINES

As with any high speed, high current circuit, proper layout is critical in achieving optimum performance of the SC1205. The Evaluation board schematic (Refer to figure 3) shows a two-phase synchronous design with all surface mountable components.

While components connecting to EN are relatively noncritical, tight placement and short, wide traces must be used in layout of The gate drives, DRN, and especially PGND pin. The top gate driver supply voltage is provided by bootstrapping the +5 V supply and adding it to the phase node (DRN) voltage . Since the bootstrap capacitor supplies the charge to the top gate, it must be less than .5 " away from the SC1205. Ceramic X7R capacitors are a good choice for supply bypassing near the chip. The Vcc pin capacitor must also be less than . 5 " away from the SC1205. The ground node of this capacitor,

## Applications Information (Cont.)

the SC1205 PGND pin and the Source of the bottom FET must be very close to each other, preferably with common PCB copper land with multiple vias to the ground plane (if used). The parallel Schottky (if used) must be physically next to the Bottom FET's drain and source pins. Any trace or lead inductance in these connections will drive current way from the Schottky and allow it to flow through the FET's Body diode, thus reducing efficiency.

## Preventing Inadvertent Bottom FET Turn-on

At high input voltages, ( 12 V and greater) a fast turn-on of the top FET creates a positive going spike on the Bottom FET's gate through the Miller capacitance, Crss of the bottom FET. The voltage appearing on the gate due to this spike is:

$$
\mathrm{V}_{\text {SPIKE }}=\frac{\mathrm{Vin}^{*} \text { crss }}{(\text { Crss }+ \text { ciss }}
$$

Where Ciss is the input gate capacitance of the bottom FET. This is assuming that the impedance of the drive path is too high compared to the instantaneous impedance of the capacitors. (since $\mathrm{dV} / \mathrm{dT}$ and thus the effective frequency is very high). If the BG pin of the SC1205 is very close to the bottom FET, Vspike will be reduced depending on trace inductance, rate of rise of current, etc.

While not shown in Figure 4, a capacitor may be added from the gate of the Bottom FET to its source, preferably less than .5" away. This capacitor will be added to Ciss in the above equation to reduce the effective spike voltage.

The bottom MOSFET must be selected with attention paid to the Crss/Ciss ratio. A low ratio reduces the Miller feedback and thus reduces Vspike. Also MOSFETs with higher Turn-on threshold voltages will conduct at a higher voltage and will not turn on during the spike. The MOSFET shown in the schematic (Figure 4) has a 2 volt threshold and will require approximately 4.5 volts Vgs to be conducting, thus reducing the possibility of shoot-through. A zero ohm bottom FET gate resistor will obviously help keeping the gate voltage low during off time.

Ultimately, slowing down the top FET by adding gate resistance will reduce di/dt which will in turn make the effective impedance of the capacitors higher, thus allowing the BG driver to hold the bottom gate voltage low. It
does this at the expense of increased switching times (and switching losses) for the top FET.

## RINGING ON THE PHASE NODE

The top MOSFET source must be close to the bottom MOSFET drain to prevent ringing and the possibility of the phase node going negative. This frequency is determined by:

$$
\text { Fring }=\frac{1}{\left(2 \Pi * \text { Sqrt }\left(L_{S T}{ }^{*} \text { Coss }\right)\right.}
$$

Where:
$L_{\text {st }}=$ The effective stray inductance of the top FET added to trace inductance of the connection between top FET's source and the bottom FET's drain added to the trace resistance of the bottom FET's ground connection. Coss=Drain to source capacitance of bottom FET. If there is a Schottky used, the capacitance of the Schottky is added to this value.

Although this ringing does not pose any power losses due to a fairly high Q , it could cause the phase node to go too far negative, thus causing improper operation, double pulsing or at worst driver damage. On the SC1205, the drain node, DRN, can go as far as 2 V below ground without affecting operation or sustaining damage.

The ringing is also an EMI nuisance due to its high resonant frequency. Adding a capacitor, typically 10002000pf, in parallel with Coss of the bottom FET can often eliminate the EMI issue. If double pulsing, due to excessive ringing, placing a 4.7-10 ohm resistor between the phase node and the DRN pin of the SC1205 should eliminate the double pulsing.

The negative voltage spikes on the phase node adds to the bootstrap capacitor voltage, thus increasing the voltage between VBST - VDRN. If the phase node negative spikes are too large, the voltage on the boost capacitor could exceed device's absolute maximum rating of 7 V . To eliminate the effect of the ringing on the boost capacitor voltage, place a 4.7-10 Ohm resistor between boost Schottky diode and Vcc to filter the negative spikes on DRN Pin. Alternately, a Silicon diode, such as the commonly available 1 N 4148 can substitute for the Schottky diode and eliminate the need for the series resistor.

## POWER MANAGEMENT

## Applications Information (Cont.)

Proper layout will guarantee minimum ringing and eliminate the need for external components. Use of SO-8 or other surface mount MOSFETs while increasing thermal resistance, will reduce lead inductance as well as radiated EMI.

## Over Temp Shutdown

The SC1205 will shutdown by pulling both driver if its junction temperature, $\mathrm{T}_{\mathrm{J}}$, exceeds $165{ }^{\circ} \mathrm{C}$.

## Typical Performance Plots




Figure 2: PWM input and Gate drive and phase node switching waveforms with time scale expanded. The MOSFETs driven are FDB7030BL. See Figure 4 (Evaluation Board Schematic)
Ch1: PWM input signal
Ch2: Top Gate Drive
Ch3: Phase (Switching) Node
Ch4: Bottom Gate

## POWER MANAGEMENT

Typical Performance Plots


POWER MANAGEMENT
Evaluation Board Schematic - 3SC1205
Figure 4- Microprocessor Core Supply


SC1205

POWER MANAGEMENT
Evaluation Board Bill of Materials

| Item | Qty | Reference | Part Number/Value | Manufacturer |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 5 | C1,C4,C13,C18,C26 | 1 uf |  |
| 2 | 12 | $\begin{aligned} & \text { C2,C3,C6,C16,C17,C19,C20, } \\ & \text { C23,C24,C28,C29,C31 } \end{aligned}$ | 10u, CER |  |
| 3 | 7 | C5,C7,C10,C12,C14,C34, C35 | 820uf,16V | Panasonic |
| 4 | 1 | C9 | 1u, 16V |  |
| 5 | 1 | C11 | 22nf |  |
| 6 | 3 | C15, C21, C22 | . 1 |  |
| 7 | 1 | C25 | 100pf |  |
| 8 | 1 | C33 | 820uf, OS | Sanyo |
| 9 | 2 | D7, D6 | LL42 |  |
| 10 | 1 | J1 |  |  |
| 11 | 2 | L2, L1 | $\begin{aligned} & \text { TTIB1106-708, } \\ & \text { 700nh } \end{aligned}$ | FALCO |
| 12 | 4 | Q1, Q3, Q4, Q5 | FDB7030BL | Fairchild |
| 13 | 1 | R1 | . 005 | Dale |
| 14 | 2 | R2, R3 | 10 |  |
| 15 | 5 | R5,R8,R9,R13,R99 | 0 |  |
| 16 | 1 | R10 | 100K |  |
| 17 | 2 | R11, R20 | 10k |  |
| 18 | 1 | R14 | 11.5k |  |
| 19 | 1 | R17 | 6.49k |  |
| 20 | 1 | R18 | 1 |  |
| 21 | 1 | R19 | 26.7k |  |
| 22 | 1 | R30 | 133 |  |
| 23 | 1 | R31 | 100 |  |
| 24 | 1 | R32 | 24.3K |  |
| 25 | 1 | R33 | 10.0K |  |
| 26 | 1 | S1 |  |  |
| 27 | 2 | U3, U1 | SC1205 | Semtech |
| 28 | 1 | U2 | SC2422A | Semtech |
| 29 | 1 | optional | 4.7-10 ohm |  |

POWER MANAGEMENT

## Outline Drawing - SO-8



NOTES:

1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES)
2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H-
. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
3. REFERENCE JEDEC STD MS-012, VARIATION AA.

Land Pattern - SO-8


NOTES:

1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.
2. REFERENCE IPC-SM-782A, RLP NO. 300A.

## Contact Information

## Semtech Corporation

Power Management Products Division 200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

